# **Artisan Technology Group is your source for quality** new and certified-used/pre-owned equipment FAST SHIPPING AND DELIVERY TENS OF THOUSANDS OF **IN-STOCK ITEMS** EQUIPMENT DEMOS HUNDREDS OF **SUPPORTED** LEASING/MONTHLY SECURE ASSET SOLUTIONS Instra View REMOTE INSPECTION SERVICE CENTER REPAIRS Remotely inspect equipment before purchasing with our interactive website at www.instraview.com ↗ at our full-service, in-house repair center Experienced engineers and technicians on staff Contact us: (888) 88-SOURCE | sales@artisantg.com | www.artisantg.com Sell your excess, underutilized, and idle used equipment We also offer credit for buy-backs and trade-ins www.artisantg.com/WeBuyEquipment > WE BUY USED EQUIPMENT LOOKING FOR MORE INFORMATION? Visit us on the web at **www.artisantg.com** <sup>→</sup> for more information on price quotations, drivers, technical specifications, manuals, and documentation # Model 560-5907-U PCI-SG-2U Model 560-5908-U GPS-PCI-2U PCI Plug-In Card Generator Synchronized Generator GPS Synchronized Generator Serial Number\_\_\_\_\_ Part #: 097-00560-01, Rev. A November, 2004 Model 560-5907-U PCI-SG-2U Model 560-5908-U GPS-PCI-2U # **Table of Contents** | Preface | 1 | |------------------------------------------------------------|---| | Conventions | 1 | | Errata | 1 | | Limited Warranty | 1 | | Limitation of Liability | 2 | | Proprietary Notice | 2 | | | | | Introduction | 3 | | General Information | 3 | | Mode Select | 3 | | Generator Mode | 3 | | Synchronized Generator Mode | 4 | | GPS Mode (Model 560-5908-U only) | 4 | | Software Time Capture | 4 | | Event Time Capture | 4 | | Time Zone Adjustment | 5 | | Daylight Saving Time Adjustment | 5 | | Leap Second | 5 | | Phase Compensation (Cable Length Adjustment) | 5 | | AM Timecode Output | 5 | | DC Timecode Output | 5 | | Rate Generator Output | 5 | | Rate Synthesizer Output | 6 | | 1 PPS Output | 6 | | Time Compare Pulse Output | 6 | | BNC Output Source Select | 6 | | Antenna Position Setup (560-5908-U only) | 7 | | Stored Configuration | | | Time Quality Flags | 7 | | On Card Status LEDs | 7 | | DS1 (top): | 7 | | DS2 (middle): | 7 | | DS3 (bottom): | 8 | | 12 Volt Antenna Feed (560-5908-U only) | 8 | | Physical Specifications | 8 | | Environmental Specifications | 8 | | Power Specifications | 8 | | Antenna Specifications (560-5908-U) | 8 | | Signal / Timing Specifications (560-5907-U and 560-5908-U) | | | External Event / 1 PPS Reference Input | 0 | | GPS Timing Specifications (560-5908-U) | 0 | | Output Signal Specifications | 0 | | Amplitude-modulated Generator Code Output | 1 | | | | | IRIG-B DC Generator Code Output | 1 | |-----------------------------------------------------------------------|----| | Time Compare Output | 1 | | 1 PPS Output | 1 | | Rate Generator Output | 1 | | Rate Synthesizer Output | 12 | | General Specifications | 12 | | Factory Defaults | 13 | | 560-5907-U/560-5908-U Configuration | | | 560-5907-U/560-5908-U Factory Installed Hardware Jumper Configuration | 14 | | | | | Installation | 15 | | Installing the Card | 18 | | Installation | 18 | | Antenna Location and Installation (GPS only) | 18 | | Use of a Splitter | | | Lead-In Cable | 16 | | TTPciPanel Software Requirements and Installation | 16 | | Minimum System Requirements | 16 | | User Notes | 16 | | Optional Software Development Kit | 17 | | Installing TTPciPanel | 17 | | Upgrading from TTPciPanel | 17 | | Starting TTPciPanel | 18 | | Quickstart Guide to Operating TTPciPanel | | | TTPciPanel Screen Descriptions | 19 | | Main Panel | 19 | | Device Tab | 19 | | General Tab | 20 | | Time Tab | 20 | | GPS Tab | 20 | | Events Tab (See 3.3.16 for details) | 20 | | | • | | Operation | | | General Operation | | | Time Preset | | | Generator Mode | | | Synchronized Generator Mode | | | PCI Card Control/Status Registers (Overview) | | | PCI Card Registers | | | PCI Configuration Header Region | | | PLX 9050 Local Configuration Registers | | | Hardware Control Register | | | Software Time Capture Register | | | Hardware Status Register | | | Antenna Position Register (560-5908-U only) | | | Configuration #1 Register | | | Diagnostic Register | 32 | | Index | 53 | |------------------------------------------------------------|----| | Customer Support | 51 | | Procedure | 49 | | Application | | | Event Time Capture | | | Procedure | | | Application | | | Software Time Capture | | | Time Capture | | | Registers Used in Synchronized Generator mode (GPS-PCI-2U) | | | Status | | | Procedure | 47 | | Synchronized Generator – GPS (560-5908-U only) | | | Registers Used in Synchronized Generator mode (1 PPS) | | | Status | | | Procedure | 46 | | Synchronized Generator – 1 PPS | | | Registers Used in Synchronized Generator mode (IRIG DC) | | | Status | 45 | | Procedure | | | Synchronized Generator - IRIG DC | | | Registers Used in Synchronized Generator mode (IRIG-AM) | | | Status | | | Procedure | | | Synchronized Generator - IRIG AM | | | Registers Used in Generator Mode | | | Start/Stop | | | Status | | | Setting Time | | | Selecting the Mode | | | Generator Mode | | | Examples | | | Software Version Register | | | IRIG AM AGC Delays | | | Satellite Signal Strength Update Status | | | Satellite Signal Strength Register (560-5908-U only) | | | Event Time Capture Register | | | Preset Position Register (560-5908-U only) | | | Time Compare Register | | | Configuration #2 Register | | | Rate Synthesizer Register | | | Phase Compensation / Factory Calibration Registers | | | Time Zone Offset Register | | Table of Contents #### **Conventions** The conventions used in this manual are: | | = | Tips and clarifications. | |---------|---|--------------------------------------------------------------------------------------------------------------------------| | WARNING | = | Actions to prevent equipment damage. | | Bold | = | Used to show messages, menu items, etc., that appear on a computer screen. For example, click on <b>Submit Changes</b> . | | text | = | Used to indicate text you should enter with your keyboard, <i>exactly</i> as printed. | | text | = | Used to display output character strings. | #### **Errata** Errata are available on the CD ROM supplied with the equipment. The errata file name is "Errata.pdf". #### **Limited Warranty** Each new product manufactured by Symmetricom is warranted for defects in material or workmanship for a period of one year from date of shipment ("Limited Warranty"). Defects in material or workmanship found within that period will be replaced or repaired, at Symmetricom's option, without charge for material or labor, provided the customer returns the equipment, freight prepaid, to the Symmetricom factory under this limited warranty. Symmetricom will return the repaired equipment, freight prepaid, to the customer's facility. This one year Limited Warranty does not apply to any software or to any product not manufactured by Symmetricom. If on-site warranty repair or replacement is required, the customer will be charged the then current field service rate for portal-to-portal travel time plus actual portal-to-portal travel charges. There is no charge for on-site warranty repair labor. Products not manufactured by Symmetricom but included as integral part of a system (e.g. peripherals, options) are warranted for 90 days, or longer as provided by the original equipment manufacturer, from date of shipment. Aside from the Limited Warranty set forth above, Symmetricom makes no other warranties, express or implied, of merchantability, fitness for purpose or of any other kind or description whatsoever. By purchasing any product manufactured by Symmetricom, the buyer consents to and agrees with Symmetricom that as a result of the exclusion of all warranties, expressed or implied, of merchantability, fitness for purpose, or otherwise, except for the limited one-year warranty for defects in material and workmanship for products manufactured by Symmetricom, that the Buyer has the sole responsibility to assess and bear all losses relating to (1) the ability of the product or products purchased to pass without objection under the contract description among merchants and buyers in the trade; (2) the conformity of the product or products to fair average quality within its contract description; (3) the fitness of the product for the ordinary purposes for which such product is used; (4) the consistency of quality and quantity within each unit of product or products and among all units involved; (5) the adequacy of containers, packaging and labeling of the product or products; (6) the conformity of the product, promises or affirmations of fact (if any) made on its label or container; and (7) the conformity of the product to standards of quality observed by other merchants in the trade with respect to products of similar description. # Limitation of Liability By purchasing any product from Symmetricom, the Buyer consents to and agrees that the Buyer's sole and exclusive remedy for any damages or losses incurred by the Buyer as a result of Symmetricom's breach of its one-year Limited Warranty for defects in materials and workmanship or otherwise in connection with any claim respecting the product shall be limited to the repair or replacement of the product or a refund of the sales price of the product. In no event shall the Buyer be entitled to recover consequential damages or any other damages of any kind or description whatsoever. # **Proprietary Notice** This document, whether patentable or non-patentable subject matter, embodies proprietary and confidential information and is the exclusive property of Symmetricom, Inc. It may not be reproduced, used or disclosed to others for any purpose except that for which it is purchased or loaned. # Introduction #### 1.1 General Information The Symmetricom model 560-5907-U (PCI-SG-2U) and 560-5908-U (GPS-PCI-2U) generator cards are high-performance, 32-bit, PCI plug-in cards. They provide precise time synchronization to the host computer over the PCI bus. They operate at 33 MHz, and are fully compliant with the PCI Local Bus Specification, Revision 2.2, and are compatible with Revision 2.3. The cards support both the 3.3 V and 5 V signaling environments, defined by the PCI Local Bus Specification. The cards are considered universal add-in cards that are capable of detecting the signaling environment and adapting themselves to that environment. These products may be used in either Generator or Synchronized Generator mode, supplying precise time (100's nanoseconds through thousands of years) to the host computer. When the card is operating as a Synchronized Generator the output signals are synchronized to the timing reference. The PCI card phase locks to the timing reference and controls the on-board oscillator to remove frequency errors. If the timing reference is lost, the PCI card continues to increment time and output timing signals based upon the on-board oscillator's frequency (flywheeling). The PCI card includes a real-time clock. This feature has an automatic, maintenance-free, capacitor backup that enables the PCI card to continue incrementing time in the event of a power failure. The capacitor powers the real-time clock for a minimum of 48 hours. All sections of this manual are applicable to all models except where noted. #### 1.1.1 Mode Select The PCI card operating modes that may be selected are as follows: #### Generator Mode Use this mode when an external reference is not used. In the Generator mode, the time may be started, stopped and preset via the PCI bus. In this mode, the Generator time accuracy is a function of the drift rate of the on-board oscillator. Introduction General Information #### Synchronized Generator Mode 1 PPS The Model 560-5907-U and 560-5908-U cards may be synchronized by one of the following input references: | IRIG-B (AM) | Year entry required | |-------------|---------------------| | IRIG-A (AM) | Year entry required | | IRIG-B (DC) | Year entry required | | IRIG-A (DC) | Year entry required | | | | In the Synchronized Generator mode, the card is synchronized by an external reference. The on-board oscillator is disciplined to this input reference so that the card's drift rate is a function of the external reference. Complete time entry required #### GPS Mode (Model 560-5908-U only) The Model 560-5908-U card may be synchronized by any of previously listed references or by GPS. This mode allows the Global Positioning System to automatically synchronize the PCI card to UTC time. The GPS Module assumes a moderate dynamic environment (LAND mode, velocity < 120 knots). The fix mode is AUTO 2-D/3-D and is preferable for most LAND applications. #### 1.1.2 Software Time Capture When time is requested by software, the time from 100's of nanoseconds through thousands of years is captured when the request is received. The captured time is available to the host in packed BCD format and is independent of the Event Capture registers. The captured time will be compensated for local offset and daylight saving time if those settings have been made. The Software Time Capture Logic processes requests as fast as every 200 ns. There is a maximum 150 ns delay from the time that a request is received until the time is ready. #### 1.1.3 Event Time Capture The time from 100's of nanoseconds through thousands of years is captured when the specified edge (rising or falling) of the event signal occurs. The captured time is available to the host in packed BCD format. The Event Time Capture may be selected to trigger by one of the following signals: - External Event - PCI card Rate Generator - PCI card Rate Synthesizer - PCI card Time Compare General Information Introduction When an event occurs, the time is latched into the Event Time Registers and the Event Status Bit is set at location 0F8. If interrupts are enabled, a interrupt occurs concurrently with the status bit being set. Although the event capture can handle rates faster than most PC's can handle, the event hardware keeps only one time until the Event Status Clear Bit is set at 0F8. #### 1.1.4 Time Zone Adjustment The Time Zone Offset Register is used to convert UTC time (either the time from the input reference or the generator) to Standard Time. The range of the time zone adjustment is from -12.59 to +12.59 hours. #### 1.1.5 Daylight Saving Time Adjustment The card provides the ability to automatically handle DST transitions in any mode if DST is enabled. The transition takes place at 2:00 a.m. local time on the first Sunday in April and the last Sunday in October. #### 1.1.6 Leap Second The PCI card will add an extra second at the end of the current UTC day if the Leap Second setting is made. #### 1.1.7 Phase Compensation (Cable Length Adjustment) The PCI card has the ability to correct its timing outputs for phase delay caused by cabling. The range of compensation is from -800 to +800 $\mu$ s with 100's of nanoseconds resolution. Positive adjustments moves the PCI Card outputs earlier in time. Negative adjustments move the PCI Card outputs later in time. # 1.1.8 AM Timecode Output The PCI card provides IRIG-B122 code as an output. The output may be selected to be on J1 "CODE OUT" BNC. The output voltage is factory set to 3 Vp-p into 600 ohms with a ratio of 3:1. #### 1.1.9 DC Timecode Output The PCI card provides IRIG-B002 code as an RS-422 level output on the D9, pin 8 (+), pin 9 (-). The DC Timecode output may also be selected to be on J1 "CODE OUT" BNC. # 1.1.10 Rate Generator Output The Rate Generator outputs a signal at pin 7 of the D9 connector, output may also be selected on J1 "CODE OUT" BNC, with one of the following rates: Disabled, 1 PPS, 10 PPS, 100 PPS, 1k PPS, 10k PPS, 100k PPS, 1 MPPS, 5 MPPS or 10 MPPS. Introduction General Information The Rate Generator signal is synchronous with the board timing and the rising edge is on time. With the exception of the 10 MPPS rate, the rate generator outputs have a 50% duty cycle. The 10 MPPS output is a function of the on-board oscillator's duty cycle (typically, 40-60%). The Rate Generator bit of the Hardware Status Register (location 0xFE) indicates when a Rate Generator rising edge has occurred #### 1.1.11 Rate Synthesizer Output The Rate Synthesizer may be output on pin 6 of the D9 connector, which is selectable for either Time Compare or Rate Synthesizer output. The Time Compare may also be selected to be output on J1 "CODE OUT" BNC. The Rate Synthesizer may be selected to output rates from 1 PPS to 1 MPPS in 1 PPS increments. The Output is a squarewave (50% duty cycle) and the edge may be selected to be either rising or falling on time. The Rate Synthesizer bit of the Hardware Status Register (location 0xFE) indicates when the rising edge (not on-time edge) of the Rate Synthesizer has occurred. A PCI interrupt is generated on occurrence of the rising edge, if enabled. #### 1.1.12 1 PPS Output This PCI card output is on pin 5 of the D9 connector. The 1 PPS may also be selected to be on J1 "CODE OUT" BNC. This signal is rising edge on time and has a 50% duty cycle. A PCI interrupt is generated on occurrence of the rising edge, if enabled. #### 1.1.13 Time Compare Pulse Output The Time Compare may be output on pin 6 of the D9 connector, which is selectable for either Time Compare or Rate Synthesizer output. The Time Compare may also be selected to be output on J1 "CODE OUT" BNC. The Time Compare Output generates a 1 ms pulse that occurs when the Time Compare setting matches the PCI card's time. Time Compare can be used to output pulses at regular time intervals. The Time Compare bit of the Hardware Status Register (location 0xFE) indicates when a Time Compare has occurred. A PCI interrupt is generated on occurrence of the rising edge, if enabled. #### 1.1.14 BNC Output Source Select J1 "CODE OUT" BNC may be selected to output any of the following signals: - IRIG-B AM (IRIG-B122) - IRIG-B DC (IRIG-B002) - Rate Generator - Rate Synthesizer - Time Compare - 1 PPS General Information Introduction #### 1.1.15 Antenna Position Setup (560-5908-U only) In GPS mode, the user's position (longitude, latitude, and altitude) may be preset to speed satellite acquisition at turn on (refer to register, location 0x164 through 0x173). # 1.1.16 Stored Configuration Several parameters are retained in Electrically Erasable Programmable Read Only Memory (EEPROM) while the PCI card power is off. The following parameters define the configuration of the PCI card: - Rate Generator Output - Rate Synthesizer Output - Phase Compensation - · Current Year - Operating Mode - Synchronized Generator Reference - Daylight Savings Time Flag\Time Zone - Time Compare Settings - External Event Setup - Time Quality Flag Usage Both the Daylight Savings Time (DST) flag and Time Zone are saved, however, the Symmetricom driver resets both to 0 at start-up. Note that the EEPROM has a finite number of write cycles (100,000). #### 1.1.17 Time Quality Flags When operating in IRIG Synchronized Generator mode, the PCI card may be set to read the lock and four time quality status bits from a Symmetricom IRIG source. These five bits are encoded in the Control Field (P5) on various models of Symmetricom clocks. The status bits will allow the user of the PCI card to decide whether the IRIG source should be used for synchronization (see Section 3.3.8) #### 1.1.18 On Card Status LEDs DS1 (top): This LED blinks at a 1 PPS rate when the PCI-SG-2U is in Synchronized Generator mode and has locked to the input reference. This LED is OFF when in Generator mode or when unlocked to the input reference in Synchronized Generator mode. DS2 (middle): 097-00560-01, Rev. A This LED is ON when the Rate Synthesizer PLL is locked to the master 10 MHz on-board oscillator. This LED blinks at a 1 PPS rate when the PLL is unlocked. If the Rate Synthesizer is being used, contact service for assistance (if not used, ignore the LED). Introduction Physical Specifications DS3 (bottom): This LED is ON at turn on and OFF when the FGPA has been successfully programmed. #### 1.1.19 12 Volt Antenna Feed (560-5908-U only) The Model 560-5908-U supplies +12 VDC to the antenna BNC and will support Symmetricom's universal GPS antenna as well as the Down/Up converter. The GPS-PCI-2U card requires a +12 VDC antenna and may severely damage any antenna that does not support +12 VDC. For non-standard antenna types, contact WARNING Symmetricom for assistance. A connection to an older style +5 VDC antenna will destroy the antenna. #### 1.2 Physical Specifications The PCI card is a single-slot PCI-compatible short card (6.875 in [17.463 cm] long). #### 1.3 **Environmental Specifications** $0^{\circ}$ to +50°C (+32° to +122°F) Operating Temperature: Storage Temperature: $-17^{\circ}$ to $+100^{\circ}$ C (0° to $+212^{\circ}$ F) **Humidity:** 95% relative, non-condensing #### 1.4 **Power Specifications** The PCI host computer powers the card. Maximum power consumption is shown below. Model 560-5907-U - +12 VDC @ 100 mA - 12 VDC @ 50 mA - + 5 VDC @ 1300 mA Model 560-5908-U (GPS) with standard Antenna: - +12 VDC @ 200 mA - 12 VDC @ 50 mA - + 5 VDC @ 1500 mA #### 1.5 **Antenna Specifications (560-5908-U)** To operate in the GPS Synchronized Generator mode, the unit requires an external antenna. The standard antenna supplied with this option is part number 142-614-50, which includes 50 feet (15.24 meters) of coaxial cable. Cable lengths from 200 feet (60.96 meters) to 1,500 feet (457.2 meters) require the antenna Down/Up Converter option, part number 142-6150. Model 560-5908-U supplies +12 VDC to the antenna BNC. Connection to an older WARNING +5 VDC antenna will destroy the antenna. The general specifications for the 142-614-50 antenna are: Size: 2.625 in diameter x 1.5 in (6.67 cm dia x 3.81 cm) Weight: 0.55 lb. (0.250 kg) (including mounting mast) Operating Temperature: $-40^{\circ}\text{C} \text{ to } +70^{\circ}\text{C} (-40^{\circ}\text{F to } +158^{\circ}\text{F})$ Storage Temperature: $-55^{\circ}$ to $+85^{\circ}$ C ( $-67^{\circ}$ F to $+185^{\circ}$ F) Humidity: 100% condensing Power: 25 mA @ 12 V (supplied by card) The cable specifications for the 142-614 antenna are: Type: RG-59 Length: 50 feet (15.24 meters) Weight: 1.2 lb. (0.545 kg) Humidity: All weather, outdoors Connectors: TNC male to BNC male If you have the optional 142-6150 Down/Up Converter antenna, please refer to its manual for specifications. Antenna and Down/Up Converter units are mounted on a 12-inch (30.48 cm) long PVC mast with 3/4-inch (1.9 cm) Male Pipe Thread (MPT) on both ends. The above specified weights include this mounting mast. Unless noted otherwise, increase the above specified sizes by approximately 11.25 inches (28.58 cm) to include the mounting mast. # 1.6 Signal / Timing Specifications (560-5907-U and 560-5908-U) Amplitude-Modulated Reference Code Input Format: IRIG-B AM (amplitude-modulated) or IRIG-A AM (amplitude-modulated) Amplitude: 0.5 to 10 Vp-p Impedance: Selectable, 10k, $600 \Omega$ or $50 \Omega$ to GND Ratio: 2:1 to 5:1 Error Bypass: 3 frames Phase Accuracy: <3 µs with stable input reference Phase Compensation: $\pm 800 \,\mu s$ in 100 ns steps Oscillator Tuning Range: 5x10<sup>-6</sup> Connector: Rear-panel female BNC "CODE IN" DC-shift Reference Code Input Format: DC-shift IRIG-B002 or Format: DC-shift IRIG-A002 Levels: RS-422 or TTL Impedance: Jumper-Select: $120 \Omega$ or HI (4 k $\Omega$ minimum) Error Bypass: 3 frames Phase Accuracy: <1 µs with stable input reference Connector: Rear-panel D9 Pin 3 (+), 4 (-) for RS-422 levels Pin 3 (SIG), 2 (GND) for TTL levels # 1.7 External Event / 1 PPS Reference Input Active Edge External Event: Selectable: Rising or Falling Active Edge 1 PPS Reference: Rising Levels: Logic 0: -0.5 to +1.75 VDC Logic 1: +2.25 to 5.0 VDC Impedance: Approximately $2 k\Omega$ Phase Accuracy (1 PPS): <1 µs, typically <500 ns with stable input reference Connector: Rear panel D9 subminiature, pin 1 #### 1.8 GPS Timing Specifications (560-5908-U) Timing Accuracy: <1 \mu s to UTC Position Accuracy: Latitude, longitude, and elevation 25 meters SEP without SA Acquisition Time: 20 minutes on cold start with power cycle, worst case scenario Receiver Input: Frequency: 1575.42 MHz (L1) Code: Coarse Acquisition (C/A) Tracking: 8 satellites (4 for solution, 6 reported) Connector: Rear panel female BNC "ANTENNA" BNC supplies +12 VDC antenna power # 1.9 Output Signal Specifications ACMOS outputs, noted in the following text, provide greater than or equal to 3.0 Vp-p into $50\Omega$ . # 1.9.1 Amplitude-modulated Generator Code Output Format: IRIG-B122 Amplitude: Factory set for 3 Vp-p into $600 \Omega$ to ground Fixed Ratio: 3:1 Connector: Selectable on rear-panel "CODE OUT" BNC #### 1.9.2 IRIG-B DC Generator Code Output Format: DC-Shift IRIG-B002 Levels: RS-422 on D9, ACMOS on BNC Connector: Rear-panel D9 subminiature, pin 8 (+), pin 9 (-) or selectable on "CODE OUT" BNC #### 1.9.3 Time Compare Output Resolution: 1 µs Pulse Width: 1 ms Compare Mask: Milliseconds through hundreds of days Levels: ACMOS Timing: Rising edge on time Connector: Selectable or rear-panel D9 subminiature, pin 6; or selectable on "CODE OUT" BNC #### 1.9.4 1 PPS Output Rate: 1 PPS Duty Cycle: 50% Amplitude: ACMOS Timing: Rising edge on time Connector: Rear-panel D9 subminiature, pin 5; or selectable on "CODE OUT" BNC #### 1.9.5 Rate Generator Output Timing: Rising edge on time Selectable Rates: 1 PPS, 10 PPS, 100 PPS, 1k PPS, 10k PPS, 100k PPS, 1 MPPS, 5 MPPS or 10 MPPS Levels: ACMOS Connector: Rear-panel D9 subminiature, pin 7; or selectable on "CODE OUT" BNC Introduction General Specifications ## 1.9.6 Rate Synthesizer Output Timing: Selectable Rising or Falling on-time edge Rates: 1 PPS to 1 MPPS in 1 PPS increments Jitter: 30 ns Levels: ACMOS, squarewave Connector: Selectable on rear-panel D9 subminiature, pin 6; or selectable on "CODE OUT" BNC #### 1.10 General Specifications SyncGen Timing Accuracy: <3 µs - IRIG-A or B (AM) modes <1 µs - IRIG-A or B (DC) modes $<1 \mu s - 1 PPS mode$ <1 µs to UTC-USNO - GPS mode (560-5908-U) TCVCXO disciplined oscillator: Frequency: 10.000 MHz Frequency Stability (w/ref):<1x10<sup>-7</sup>, typically 5x10<sup>-8</sup> Aging: <1 PPM/Year Leap Year: Automatically resets to day 1 after day 365 in standard years and after day 366 in leap years. Leap Second: Automatically handles leap seconds in GPS mode (560-5908-U). User-programmable on day of occurrence in SyncGen mode. Interrupts: Single PCI Interrupt Lock Criteria: IRIG AM Codes (A, B): One input on-time mark within 600 ns of the output on-time mark AND eight consecutive input on-time marks all of which are less than 1.5 s from the output the aggregate error is less than eight s. IRIG DC Codes PPS, GPS: One input on-time mark within 300 ns of the output on-time mark AND eight consecutive on-time marks in which none have an error of greater than 500 ns. Unlock Criteria: IRIG AM Codes A, B: Five out of ten on time marks have an error of greater than three µs. DC Codes PPS, GPS IRIG DC: Five out of ten on time marks have an error of greater than one µs. Factory Defaults Introduction #### Lock Time: Sync Gen (non-GPS): Minimum 15 seconds Maximum two minutes # 1.11 Factory Defaults #### 1.11.1 560-5907-U/560-5908-U Configuration The following are the factory default settings for the PCI card. This configuration is restored when the Restore Factory Defaults bit is set at register location 0x12C (bit 3). 2. DAC value 8000H3. Year 2003 4. Rate Generator 1 kPPS, on 5. Time Zone sign +6. Time Zone offset 0 7. Phase Compensation 0 8. Rate Synthesizer 60 PPS, off 9. Rate Synthesizer edge Rising on time 10. Event Time Capture External Event 11. Event Trigger edge Rising 12. Code Out BNC IRIG-B AM 13. Time Compare value $DAY=1,\,hr=0,\,min=0,\,sec=0,\,ms=0,\,\mu s=0$ 14. Time Compare mask B0 (provides 100 PPS rate) Introduction Factory Defaults # 1.11.2 560-5907-U/560-5908-U Factory Installed Hardware Jumper Configuration JP1: OFF - This jumper is used for IRIG-A or B with RS-422 input and provides 120 $\Omega$ AC termination. This jumper should be OFF when using IRIG DC input mode. JP3: Termination for Amplitude Modulated reference code input. JP3-2 to JP3-3 (10 k $\Omega$ to GND) JP3-1 to JP3-2 (600 $\Omega$ to GND) - Factory Default JP3-3 to JP3-4 (50 $\Omega$ to GND) 9-Pin Male D Connector (P1) Pin Assignment | PIN | Description | | |-----|----------------------------------------------|--| | 1 | External Event / 1 PPS Input | | | 2 | GND | | | 3 | DC Reference Code Input + or TTL | | | 4 | DC Reference Code Input - | | | 5 | 1 PPS Output | | | 6 | Selectable: Time Compare or Rate Synthesizer | | | 7 | Rate Generator Output | | | 8 | DC Generator Code Output + or TTL | | | 9 | DC Generator Code Output - | | Antenna Mast annandanan mis # 2.1 Installing the Card This section contains installation instructions for the Model 560-5907-U and 560-5908-U cards, and information regarding operating modes and the use of registers to configure the card. The Model 560-5908-U has the additional feature of GPS mode, which has the ability to automatically synchronize the card to UTC time. #### 2.1.1 Installation Unpack the card and carefully inspect it for shipping damage. Report any damage to the carrier immediately. Record the card's serial number. With the computer's power turned OFF, install and secure the card in an empty PCI card slot. Fabricate any required I/O cables and connect them to the appropriate connectors. If Windows does not display the "New Hardware Found" message automatically after starting Windows, install the hardware manually using the Add/Remove Hardware program in Windows Control Panel. #### 2.1.2 Antenna Location and Installation (GPS only) When selecting a site for the antenna, find an outdoor location that provides full 360-degree visibility of the horizon. In most cases, this means locating the antenna as high as possible. Any obstruction will degrade unit performance by blocking the satellite signal or causing a reflection that cancels some of the signal. Blocked signals can *significantly* increase the time for satellite acquisition, or prevent acquisition all together. ## Mast Mounting Mast top mounting is the preferred mounting method and special brackets are provided to mount the antenna to a pipe or the peak of a building. The antenna mounting mast should be 2-inch (5.08-cm) water pipe or conduit. The mast must be rigid and able to withstand high winds without flexing. Guy wires may be used to stabilize a mast longer than 10 ft. (3.048 m) Multipath cancellation is caused by reflected signals that arrive at the antenna out of phase with the direct signal. Reflective interference is most pronounced at low elevation angles from 10 to 20 degrees above the horizon. You may extend mast height to prevent multipath cancellation. The antenna should be at least 3.28 ft. (1.0 m) from a reflecting surface. #### Use of a Splitter To run multiple units with a single 12 VDC antenna, use a splitter. Do *not* use a BNC "T" connector. #### Lead-In Cable The L1 GPS antenna is designed to operate with up to 200 ft. (60.96 m) of RG-59 coax cable. The optional Down Converter is designed to operate with up to 1,500 ft. (457.2 m) of RG-58 coaxial cable. # 2.2 TTPciPanel Software Requirements and Installation Symmetricom PCI cards come with the Symmetricom TTPciPanel (TTPciPanel.exe) software for Windows NT 4.0, 2000, XP. TTPciPanel provides basic PCI card operations, and can synchronize the Windows clock to the PCI card's time at a user-configured interval. TTPciPanel is an example program created using the SDK (Software Development Kit) provided on the CD. Using the SDK, a programmer can further customize TTPciPanel or create new software applications for the PCI card. It is presumed that the customer knows how to create a GUI using the provided SDK software. #### 2.2.1 Minimum System Requirements Pentium III, 300 MHz or faster PC with one free PCI slot Windows NT 4.0, 2000, XP 2MB disk space #### 2.2.2 User Notes TTPciPanel is an easy to use and understand program. If you have read the PCI board manual, most fields and their function are self explanatory. When in a control field and data is changed, pressing the *ENTER* or *TAB* buttons to the next control field will write the changes made into board memory. If you press *ESC*, the change made is lost and the original value returns. Certain functions on the menus are only available with certain model PCI cards. Some functions, fields or menus may be grayed out or otherwise not usable. For instance, the *Save in Flash* function in the drop-down menu is only available with PCI boards model 560-5907-U and 560-5908-U. Use *Save DAC to Flash* to quicken the card's lock time. When the card has been locked and the DAC saved, the setting will then be used as the default offset at power up. # 2.2.3 Optional Software Development Kit To develop applications for Symmetricom PCI cards you can order the optional Software Development Kit, SDK for PCI. This SDK also supports all Symmetricom PCI boards. Symmetricom offers this to our customers who do not wish to write their own software driver. The SDK provides the user with all the functions necessary to control and read the time from the board. This allows the user to create his own customized code for use with Symmetricom boards with a minimum of time and effort. Contact Symmetricom or visit http://www.Symmetricom.com for further detail. #### 2.2.4 Installing TTPciPanel If you currently have Symmetricom's TimeServer32 program installed on your system, you must uninstall it before installing TTPciPanel. Insert the CD into the computer's optical media drive. Autorun spins the CD and launches the InstallSheild Wizard for TTPciPanel. Perform a default installation by clicking **Next** or **Yes** in response to the prompts and restart the computer. If Autorun does not run, open the CD in Windows Explorer and double-click TTPciPanel\_NT\_2K.exe from the following files on the CD: - AUTORUN.INF - ReadMe.txt - TT\_GPS.sys - TTPCI\_W2K.inf - TTPciPanel NT 2K.exe #### 2.2.5 Upgrading from TTPciPanel To upgrade from TTPciPanel version 4.0 to version 6.2 complete the following steps (in Windows 2000): From the Control Panel, select System, Hardware tab, and the Device Manager button. In **Device Manager**, under **System Devices**, select **TrueTime (GPS) Synchronized Time Adapter**. Make note of the model number: 560-5907 or 560-5908. Right-click the device and select **Properties**. Under the **Driver** tab, select **Update Driver**. In the **Upgrade Device Wizard**, select **Next** and **Display a list of the known drivers so that I can choose a specific driver**. Click the **Have Disk** button to launch the **Install from Disk** window, then **Browse** to the driver CD, open the **TTPCI\_W2K.inf** file, and click **OK** to return to the Update Device Driver Wizard. A list of device drivers will appear. Select the driver for the 560-5908 or 560-5907 depending on the model number noted earlier, and then complete the installation wizard. Windows should now have the proper linkage to the updated device driver. # 2.2.6 Starting TTPciPanel From the Windows **Programs** menu, select **TrueTime** - **TTPciPanel** - **TTPciPanel**. The TTPciPanel user interface appears (Figure 2-1 on page 18). Figure 2-1 TTPciPanel 's appearance when opened. Under the **Device** tab, **Device Access** lists the device or devices present that TTPciPanel interoperates with. Select a device and click **Open**. TTPciPanel connects to the device and displays device information. **Note**: If other devices, such as the 560-5900 or 560-5901 cards, are present, and you select them in the Device Access menu, a number of features in TTPciPanel will be blank or disabled because those cards to not interoperate with those specific features. If a 560-5908-U card is installed, all items should be available. The 560-5900 or 560-5901 card does not translate. The 560-5907-U or 560-5908-U card can translate. GPS related functions will not be accessible if GPS is not being used. #### 2.3 Quickstart Guide to Operating TTPciPanel Verify that the card is connected to the appropriate reference source input. For example, with the 560-5908 GPS-PCI-2U, make sure the antenna cable is connected to the **Antenna BNC** connector on the rear of the card. Under the **Device** tab, select a specific card from the **Device Access** menu and click the **Open** button. Under the **General Tab**, select the appropriate **Sync Source** for the type of card you are using. For example, with the 560-5908 GPS-PCI-2U, select GPS in the Sync Source menu. The device starts locking to the reference source provided. For **Output BNC Source**, select the type of output to generate on the **Code Out BNC** on the rear of the card. If you're testing the card and don't need it to lock to the reference source, you can set the time manually using **Set Board Clock (UTC)** under the **Time** tab. #### 2.4 TTPciPanel Screen Descriptions #### 2.4.1 Main Panel **Title Bar**, the blue area located at the top of the TTPciPanel window. - When no device is selected in Device Access, the title bar states "TTPciPanel Demo". - When a device is selected in Device Access and opened, the title bar states the model, bus, slot, and access level **Board Time** states the UTC date and time of the selected device. When no device time is available, this field is blank. **Lock Status** provides the following lock status as well as the names of the reference source: - Never Locked (Gray): the device has not locked to a reference source since being started - Unlocked (Red): A device is selected, but has not locked to a reference source. - Locking (Yellow): A device is selected, and is locking to a reference source. - Locked (Green): A device has been selected and is locked to the reference source. #### 2.4.2 Device Tab **Device Access**: Use Device Access to select the specific card TTPciPanel will interoperate with. Write Access: Selecting the check box for Write Access enables TTPciPanel to write information to the card. To protect against accidental changes of the configuration in TTPciPanel, deselect Write Access. In most cases, Write Access is selected. **Read Access**: Selecting the check box for Read Access enables TTPciPanel to read information from the card. This box should be selected in almost all cases. **Open**: Clicking the Open button activates the card selected in Device Access. The other tabs are not available until Open has been clicked. **Close**: Clicking the Close button closes the TTPciPanel application. **Revision Status** displays the **Board Firmware Revision** number, which is useful when addressing technical support questions to Symmetricom Customer Assistance or evaluating whether to upgrade the firmware. (Note: this information is not available from a 560-5900 or 560-5901 card.) #### 2.4.3 General Tab **Sync Source**: use this menu to select an appropriate reference source (e.g., GPS, 1 PPS, IRIG) that is available on the device. **Note**: With the 560-5900 and 560-5901 card, an input source (Sync) can be selected. However, the Output BNC Source is always IRIG AM Timecode. With the 560-5907-U and 560-5908-U card, both an input and Output BNC Source source can be selected. **Output BNC Source**: Select the type of output signal to generate on the Code Out BNC. **Phase Compensation**: Advance (positive values) or retard (negative values) output signal by the value specified in microseconds. **Board Status** shows the status of the card's memory, DAC, and clock functions. It also displays the DAC value applied to discipline the card's oscillator to the reference source. #### 2.4.4 Time Tab **PC Clock Setup**: To synchronize the PC clock with the Board Time on a periodic basis, select the **Update PC clock every**: checkbox and select the interval (minute, hour, or day). TTPciPanel will only update the PC clock when it has a valid reference. **Local Time** shows the Board Time plus the Standard Time Zone and Daylight Saving Time offset provided by the Windows clock settings. **Set Board Clock**: Use the fields to set the Year, Month, Day, Hour, Minute, or Second of the Board Time manually. When a reference source is available, the time from the reference source overrides these settings. GPS overrides all the fields. IRIG overrides all the fields except the year field. **Leap Second**: Click the Add Leap Second at UTC Midnight checkbox if the current year is a leap year. **Note**: this option is not valid. See "Configuration #2 Register" on page 36. #### 2.4.5 GPS Tab When the GPS antenna is operational and locked, the following information is provided: - Satellites: PRN, Signal strength - Antenna status: OK or Open - Position: Latitude, Longitude, and Elevation in Meters. # 2.4.6 Events Tab (See 3.3.16 for details) **Events Section**: Use the Trigger Source drop-down to select external/internal source.Use the Trigger Edge, Event Time, or Enable Interrupt as needed. **Synthesizer Section**: Use the Frequency, or On Time Edge drop-down menu to select from. The Run/Stop button must be in the "Run" position for the synthesizer to be active. Check the Enable Interrupt box to enable the Interrupt. **Rate Generator**: In the Rate Generator section, use the Disable drop-down to select from 1 through 10K PPS. Check the Enable Interrupt box to enable the Interrupt. **Time Compare**: Using the various drop-down menus, the user is able to precisely select the time needed for their own purpose. These are self-explanatory. Enable Interrupts as necessary by checking the box. # 3.1 General Operation The following paragraphs describe the operation of the PCI card. They describe the operating modes, the various registers used, and how to control and configure the card. All register addresses are specified as an offset from the PCI Memory Base Address. Most features on the card may be used simultaneously. Any constraints on a specific feature in terms of its compatibility will be discussed. The PCI card operates in either Generator Mode or Synchronized Generator Mode supplying precise time (100's of nanoseconds through thousands of years) to the host computer. The card cannot be set prior to 2000, or beyond the year 2039. In the Generator mode the time may be started stopped and preset via the PCI bus. In this mode, the Generator time accuracy is a function of the drift rate of the on-board oscillator. When operating as a Synchronized Generator, the output signals are synchronized to timing reference. The PCI card phase locks to the timing reference and controls the on-board oscillator to remove frequency errors. If the timing reference is lost, the PCI card continues to increment time and output timing signals based upon the previously steered on-board oscillator's frequency (flywheeling). #### 3.1.1 Time Preset Year information is not encoded in the time code reference but is available over the PCI bus. To set the year, use the Time Preset function. Year data is necessary to handle end-of-year rollover correctly for leap years. Year information is saved in EEPROM and automatically increments at the end of each year. #### 3.1.2 Generator Mode At turn-on, the time is based on the PCI card's real-time-clock (RTC) while the frequency is derived from the on board oscillator. The RTC is used by the card to keep time when the card's power is lost. It has the ability to run (card not powered) for over two days. The RTC is accurate to approximately two seconds per day with respect to the last synchronizing reference once the power is restored. In Generator mode, the time may be preset and the accumulation of time may be started or stopped via the Configuration Register #1. When in this mode, the PCI card runs at the rate of the on-board oscillator (timing will drift with the oscillator error). Use the Generator mode whenever a timing source is not available or when it is necessary to start and stop the time and timing outputs (with the exception of the Rate Synthesizer). When using this mode, it is preferable to have previously used the Synchronized Generator mode connected to a timing source with known frequency accuracy, allowed the PCI card to lock to the source, and saved the DAC setting. If a synchronized DAC setting has not been previously saved, the default DAC setting is used. #### 3.1.3 Synchronized Generator Mode The Synchronized Generator mode operates as a Generator that is synchronized to an external time reference. The Synchronized Generator phase locks to the time reference and disciplines the oscillator to remove frequency errors. If the reference code is lost, the Synchronized Generator continues to increment time based upon the disciplined on-board oscillator. The Model 560-5907-U (PCI-SG-2U) card may be synchronized by one of the following input references: | IRIG-B AM | Year entry required | |-----------|---------------------| | IRIG-A AM | Year entry required | | IRIG-B DC | Year entry required | | IRIG-A DC | Year entry required | 1 PPS Time entry from years through seconds required The Model 560-5908-U (GPS-PCI-2U) card may be synchronized by any of previously listed references or by: GPS Automatic UTC time # 3.2 PCI Card Control/Status Registers (Overview) - 1. The Software Time Capture Registers are updated by writing to the low-order Freeze Register. The Time registers contain thousands of years through 100's ns. The Position Registers, used only in the GPS Synchronized mode, contain the GPS position (longitude, latitude, and elevation). - 2. The Configuration Registers control the configuration of the PCI card. They are used to select the mode of operation, to select the Synchronized Generator reference, to start and stop the Generator, to preset the Generator time, to preset GPS position, to set Daylight Saving Time (DST) function, to set Event active edge, to select IRIG input codes, to set the Rate Generator output and to set the Rate Synthesizer output. PCI Card Registers Operation 3. The Time Zone Offset Register is used to convert UTC time to local time. Local time is used for software time capture and IRIG-B output. This feature is not available with TTPciPanel. - 4. The Phase Compensation/Factory Calibration Registers are used to adjust the phase difference between the Synchronized Generator amplitude-modulated reference input and the time outputs to compensate for system delays. - 5. The Diagnostic Register contains the results of the internal diagnostic tests performed at power-up and during normal operation. - 6. The Event Time Registers are used to capture the time of an event. The event may be selected to be External Event or one of the following PCI card generated signals; Rate Generator, Rate Synthesizer or Time Compare. - 7. The Time Compare Registers are used to program the Time Compare output. - 8. The Hardware Control and Hardware Status Registers handle PCI card interrupt sources and status flags for event, time compare, rate generator, rate synthesizer, and antenna open/short. - 9. The Position Preset Registers are used to preset a new position when in GPS Synchronized mode (Model 560-5908-U only). - 10. The Signal Level Registers contain the satellite numbers and signal levels of up to six satellites when in the GPS Synchronized mode (Model 560-5908-U only). - 11. The Preset Time Registers are used to set time to the level allowed for the selected modes: ms for Generator, seconds for 1 PPS Sync, Years for IRIG Sync, the GPS Week Number Epoch for GPS Sync. - 12. The Rate Synthesizer Register is used to set frequency output rates. #### 3.3 PCI Card Registers Data registers on the PCI card are mapped into PCI Memory Space and are used to control, configure and report information on the PCI card. All locations are described by the offset from the PCI Base Address Register 2 (the 3rd Register). #### 3.3.1 PCI Configuration Header Region The PCI has a block of 64 configuration double words reserved for the implementation of its configuration registers. The first 16 double words are predefined by the PCI specification. This area is referred to as the Configuration Header Region. To determine what devices are present, system software scans the PCI bus for the Vendor ID in each possible PCI slot. To uniquely identify the PCI card, the following registers are: Device ID: 0x9050 Vendor ID: 0x10B5 Subsystem Vendor ID: 0x12DA Subsystem ID: 0x5907 or 0x5908 (GPS) Operation PCI Card Registers #### 3.3.2 PLX 9050 Local Configuration Registers The PCI card's interface chip (PLX9050) has a block of 32 double word registers reserved for local configuration purposes. This area is referred to as the Local Configuration Registers and is physically mapped both to memory and to I/O addresses at run time. The memory mapped versions' base address is located at 0x10 in the Configuration Header Region (see above) and the base address for the I/O mapped version is at 0x14. Either I/O or memory read or write cycles may be used to access the LCRs. Normally, you will only access one register, the INTCSR Register, at location 0x4C. Writing to other registers in this region runs the risk of locking up your computer or causing other unusual symptoms, requiring a power-cycle to recover. Writing a value of xxxxxx48h to this register (0x4C) will enable the PLX9050 chip to pass along interrupts from the card if they are enabled elsewhere. The card is normally shipped with this value pre configured, however, it is possible that this value has been changed from the default and you will need to know how to set it back. Note that the value xxxxxx08h will disable all interrupts. PCI Card Registers Operation #### 3.3.3 Hardware Control Register This register is used to control the interrupts and clear the signal status bits that are generated by the PCI card. Note that the status bits are generated regardless of the state of the interrupt mask bits in this register. Select PCI interrupt sources via the Hardware Control Register located at offset 0xF8. Any combination of sources in the following table may be selected. The Event, Time Compare, Rate Generator and Rate Synthesizer flags are always available in the Hardware Status Register and can be un-masked, via bits 3, 4, 5 and 7 to generate interrupts. The Status bits are cleared via bits 0, 1, 2 and 6 (writing a 1 to these bits generates a 1-cycle clear pulse). In addition to this register, you may also need to program the INTCSR register at offset 0x4C in the PLX9050 chip (see prior section PLX 9050 Local Configuration Registers). #### **Hardware Control Register** | PCI Offset | Bits 7-4 | Bits 3-0 | |-------------------|---------------------------------------------------|-----------| | 0XF8 <sup>P</sup> | Interrupt and Status Flag<br>Control <sup>1</sup> | | | 0xF9 | Undefined | Undefined | | 0xFA | Undefined | Undefined | | 0xFB | Undefined | Undefined | #### Notes: P: PCI Quad Address (base address of four ascending contiguous bytes) #### 1: Interrupt and Status Flag Control - Bit 7: Rate Synthesizer Interrupt Mask (0=Interrupt Disabled, 1= Enabled - Bit 6: Rate Synthesizer Status Clear - Bit 5: Rate Generator Interrupt Mask (0= Interrupt Disabled, 1= Enabled) - Bit 4: Time Compare Interrupt Mask (0=Interrupt Disabled, 1= Enabled) - Bit 3: Event Interrupt Mask (0= Interrupt Disabled, 1= Enabled) - Bit 2: Rate Generator Status Clear - Bit 1: Time Compare Status Clear - Bit 0: Event Status Clear All status clear bits operate the same. When a 1 is written to the status clear bit, the corresponding bit at location 0xFE (Status Flag) is cleared. Operation PCI Card Registers #### 3.3.4 Software Time Capture Register This register is used to obtain a software time capture from the card. In order to obtain time, write any value to location 0xFC. This causes the current time, compensated by the local offset and daylight saving time, to be written to this register. The time is stable and ready to read when the Software Time Ready bit is set in the Status Flags location (0xFE). Writing location 0xFC causes the Software Time Ready bit to be cleared. The time delay from the write of 0xFC to the Ready bit being set is a maximum of 150 ns. Time can be read immediately following the write to 0xFC (not waiting for the status flag). The Time Registers start at offset 0xFC and contain packed BCD data, except for the Status bits. #### **Software Time Capture Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|-----------------------------|---------------------------| | 0xFC <sup>P1</sup> | Tens microseconds | Unit microseconds | | 0xFD | Unit milliseconds | Hundreds microseconds | | 0xFE | Antenna Status <sup>2</sup> | Status Flags <sup>2</sup> | | 0xFF | 100's of nanoseconds | Undefined | | 0x100 <sup>P</sup> | Hundreds milliseconds | Tens milliseconds | | 0x101 | Tens seconds | Unit seconds | | 0x102 | Tens minutes | Unit minutes | | 0x103 | Tens hours | Unit hours | | 0x104 <sup>P</sup> | Tens days | Unit days | | 0x105 | Lock Status <sup>3</sup> | Hundreds days | | 0x106 | Tens years Unit years | | | 0x107 | Thousands years | Hundreds years | Notes: Time Nibbles are BCD, status nibbles are bits P: PCI Quad Address (base address of four ascending contiguous bytes) 1: Writing any value to location 0xFC updates time and position #### 2: Antenna/Status Flags The explanation for these two nibbles is contained in the following Hardware Status Register section #### 3: Lock Status Bit 7: Undefined Bit 6: Phase Locked to Input REF (0 = Not Locked, 1 = Locked). Locked = timing specification is met. Bit 5: Input Valid (0 = Not Valid, 1 = Valid). Valid = Time is obtained from reference and is correct. Bit 4: GPS Lock (0 = Not Locked, 1 = Locked). Locked = All necessary GPS info has been obtained. PCI Card Registers Operation #### 3.3.5 Hardware Status Register The register at memory location 0xFE contains status related to the software time, antenna, and generated signals. The antenna bits are set automatically based on the state of the antenna connection. If the card is not a GPS model (560-5908-U), both bits will be '0'. The status flags are set automatically whenever the corresponding signal occurs (Event, Time Compare, Rate Generator and Rate Synthesizer). These flags are always available as status and can be un-masked, via the Hardware Control Register at location 0xF8, to generate interrupts. Note that if the event source is selected to be anything other than External Event, the event flag will go active simultaneously with the flag corresponding to the event source. If External Event is selected as the source, then the event flag will go active only with the occurrence of the External Event. The signal status flags are set regardless of the interrupt mask bit. The status flags are cleared by a write to the corresponding clear bit in the Interrupt and Status Flag Control byte at location 0xF8. The Software Time Ready flag is set by software when the Software Time Register is ready to be read because time is latched into these registers by the 100 ns system clock. This bit is always set. #### **Hardware Status Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | | |----------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------|--| | 0xFE | Antenna Status <sup>1</sup> | Status Flags <sup>2</sup> | | | Notes: | | | | | 1: Antenna Status | | | | | Bit 7: Undefined | Bit 7: Undefined | | | | Bit 6: Software Time Ready (1 = Ready, Cleared when location 0xFC is written) | | | | | Bit 5: GPS Antenna S | Bit 5: GPS Antenna Shorted (0 = Shorted, 1 = Not Shorted) | | | | Bit 4: GPS Antenna ( | Bit 4: GPS Antenna Open (0 = Open, 1 = Not Open) | | | | 2: Status Flags | | | | | Bit 3: Rate Synthesiz | Bit 3: Rate Synthesizer (1 = rising edge occurred) | | | | Bit 2: Rate Generator | Bit 2: Rate Generator (1 = rising edge occurred) | | | | Bit 1: Time Compare | Bit 1: Time Compare (1 = rising edge occurred) | | | | Bit 0: Event | Bit 0: Event (1 = selected edge occurred) | | | | (Edge and source are selected by the Event Time Capture Control byte, location 0x12E) | | | | | (Individual status bits are cleared by writing the corresponding clear bit in location 0xF8) | | | | ## 3.3.6 Antenna Position Register (560-5908-U only) This register is used to obtain GPS antenna position from the 560-5908-U PCI card. The antenna position is provided at locations 0x108 - 0x11F. All Antenna Position values are BCD except for the direction bytes, which are ASCII values indicating the direction. It is recommended that this register be read twice and compared to verify a correct position has been read. This double read is strongly recommended in mobile applications. #### **Antenna Position Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|---------------------------------------------------------|----------------------------| | 0x108 <sup>P</sup> | Latitude Tens Degrees | Latitude Unit Degrees | | 0x109 | 0 | Latitude Hundreds Degrees | | 0x10A | Latitude Tens Minutes | Latitude Unit Minutes | | 0x10B | Latitude North / South byte (ASCII 'N' 0x4E | or 'S' 0x53) | | 0x10C <sup>P</sup> | 0 | Latitude Tenths Seconds | | 0x10D | Latitude Tens Seconds | Latitude Unit Seconds | | 0x10E | Longitude Tens Degrees | Longitude Unit Degrees | | 0x10F | 0 | Longitude Hundreds Degrees | | 0x110 <sup>P</sup> | Longitude Tens Minutes | Longitude Unit Minutes | | 0x111 | Longitude East / West byte (ASCII 'E' 0x45 or 'W' 0x57) | | | 0x112 | 0 | Longitude Tenths Seconds | | 0x113 | Longitude Tens Seconds | Longitude Unit Seconds | | 0x114 <sup>P</sup> | Altitude Tens Kilometers | Altitude Unit Kilometers | | 0x115 | Altitude Sign byte (ASCII '-' 0x2D or '+' 0x2B) | | | 0x116 | Altitude Unit Meters | Altitude Tenths Meters | | 0x117 | Altitude Hundreds Meters | Altitude Tens Meters | Notes: Position is BCD nibbles except Latitude N/S, Longitude E/W and Altitude +/- which are ASCII Writing any value to location 0xFC updates the position P: PCI Quad Address (base address of four ascending contiguous bytes) #### 3.3.7 Configuration #1 Register This register is used to control the operating mode and the Rate Generator. It also controls time and position presets as well as Daylight Saving Time enable, which is available in all modes. If you have requested a preset time, read location 0x118. When the 0x04 bit is cleared, the time has been set in the Preset Time Register. After a mode change, allow 60 seconds for the PCI card to re-initialize before checking lock status. The Rate Generator outputs a signal on pin 7 of the 9-pin connector, and output may be selected on J1 "CODE OUT" BNC, with one of nine fixed rates. The Rate Generator signal is synchronous with the board timing and the rising edge is on-time. Write a BCD value to the upper nibble of the Configuration Register to select the rate of the output signal. The Rate Generator signal can trigger a bus interrupt. The Rate Generator bit of the Hardware Status Register (0xFE) indicates when a Rate Generator pulse has occurred. ## Configuration #1 Register | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|----------------------------------|------------| | 0x118 <sup>P</sup> | Time Source Control <sup>1</sup> | | | 0x119 | Timecode Control <sup>2</sup> | | | 0x11A | Undefined | Undefined | | 0x11B | Rate Generator <sup>3</sup> | Undefined | Notes: P = PCI Quad Address (base address of four ascending contiguous bytes) #### 1: Time Source Control Bit 7: GPS Preset Position Ready (1 = Use position in Preset / Position register) Bit 6: 1 PPS reference (0= Disabled, 1 = Enabled) Bit 5: GPS reference (0= Disabled, 1 = Enabled) Bit 4: Timecode reference (0= Disabled, 1 = Enabled) Bit 3: Generator Control (0 = Run, 1 = Stop, valid only when bit 0 is 0) Bit 2: Time Preset Ready (1 = Use time in Time Preset register) Bit 1: Daylight Saving Time (0 = Disabled, 1 = Enabled) Bit 0: Time Mode Select (0 = Generator, 1 = Synchronized Generator) #### 2: Timecode Control Bit 7: Timecode Input to Read (0 = AM, 1 = DC) Bits 6-3: Unused Bits 2-0: Input Timecode Format 0x0: IRIG-B 0x1: IRIG-A #### 3: Rate Generator Control (all rates PPS) 0x0: Disabled 0x1: 10K 0x2: 1K 0x3: 100 0x4: 10 0x5: 1 0x6: 100K 0x7: 1M 0x8: 5M 0x9: 10M #### 3.3.8 Diagnostic Register The Diagnostic Register at 0x11C contains the results of a diagnostic test that is done at power-up and during normal operation. The bits in the least significant byte represent a potential error. If the bit is set, that error has occurred. When the PCI card is used in Synchronized Generator mode with an IRIG input and the input code is from Symmetricom equipment that has Time Quality Flags in the code; the register at location 0x11D will indicate the input source Time Quality status. If the "Use Time Quality" bit is set at location 0x12C, the PCI card will set the "Input Signal Valid" bit in the "Lock Status" locations to "Not Valid" if the incoming code is unlocked. Note that the PCI card will still phase lock to the input code. The IRIG-B output from the PCI card will include the input reference's Time Quality bits from the same source when location 0x12C bit 1 is set; when not set, the Time Quality bits are stripped. The oscillator status, available in the Diagnostic Register at offset 0x11E, contains a 16-bit value representing the current output of the digital-to-analog converter (DAC). The DAC output controls the frequency of the crystal oscillator used as the time base for the PCI card. This output ranges from 0x0000 to 0xFFFF hexadecimal. This value may vary from its midrange value (0x8000) significantly, depending on the accuracy, stability of the reference frequency, the ambient temperature, and oscillator aging. #### **Diagnostic Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|----------------------------------------|-------------------------------------| | 0x11C <sup>P</sup> | Undefined | Background Test Status <sup>1</sup> | | 0x11D | Source Time Quality Flags <sup>2</sup> | | | 0x11E | DAC Setting (Low byte) <sup>3</sup> | | | 0x11F | DAC Setting (High byte) <sup>3</sup> | | Notes: P= PCI Quad Address (base address of four ascending contiguous bytes) #### 1: Background Test Status Bit 3: 1 indicates Hardware Failure Bit 2: 1 indicates DAC setting near limit Bit 1: 1 indicates on-board RAM Failure Bit 0: 1 indicates Processor Clock Failure #### 2: Source Time Quality Flags (Not locked and TQ Fault asserted = 1) Bit 7: Symmetricom IRIG Source Time Quality Level 4 Bit 6: Symmetricom IRIG Source Time Quality Level 3 Bit 5: Symmetricom IRIG Source Time Quality Level 2 Bit 4: Symmetricom IRIG Source Time Quality Level 1 Bit 3: Symmetricom IRIG Source Not Locked Bit 2-0: Undefined. #### 3: DAC Setting This is the 16-bit setting used to steer the 10 MHz oscillator ## 3.3.9 Time Zone Offset Register This register provides time zone offset (Local Time Correction) from UTC. The PCI card's Software Time Capture, Event Capture and IRIG-B output use local time. This feature is available in all modes but cannot be accessed from the TTPciPanel. This value is always set to 0 when the Symmetricom driver is loaded. **Time Zone Offset Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|----------------------------------------|--------------| | 0x120 <sup>P</sup> | Tens Minutes | Unit Minutes | | 0x121 | Tens Hours | Unit Hours | | 0x122 | Sign byte (ASCII '-' 0x2D or '+' 0x2B) | | | 0x123 | Undefined | Undefined | Notes: P = PCI Quad Address (base address of four ascending contiguous bytes) Allowable offset is $\pm$ 12:59 Setting in this register is used only in Synchronized Generator modes #### 3.3.10 Phase Compensation / Factory Calibration Registers The Phase Compensation register provides the ability to correct the PCI card's timing outputs for phase delay caused by cabling. The value in this register will be used to offset fixed phase errors, either positive or negative. The value written to 0x125 and 0x124 must be a sixteen-bit signed binary number representing microseconds of compensation. The range of compensation is from -800 to +800 $\mu$ s. Generally, phase compensation is a positive number. Negative numbers should be used only for test purposes. Phase Compensation may also be adjusted at the 100 ns level using the register at location 0x126. Factory calibration is performed to compensate for IRIG-AM circuit delays. The procedure for calibration requires an IRIG-A or B amplitude modulated reference and a 1 PPS signal from the same source (so that the signals are on time with one another). The 1 PPS input is connected to the External Event input on the PCI card. Note that the PCI card has separate calibration values for IRIG-A and IRIG-B (stored in EEPROM). #### **Phase Compensation/Factory Calibration Registers** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|---------------------------------------------|------------| | 0x124 <sup>P</sup> | Phase Compensation (low byte) <sup>1</sup> | | | 0x125 | Phase Compensation (high byte) <sup>1</sup> | | | 0x126 | Phase Compensation 100 ns <sup>2</sup> | | | 0x127 | Factory Calibration <sup>3</sup> | | Notes: P= PCI Quad Address (base address of four ascending contiguous bytes) #### 1: Phase Compensation (microseconds) This value is a signed integer. Resolution is $1\mu s$ , range is $\pm -800$ $\Box s$ . #### 2: Phase Compensation (100's ns) This byte can hold a value of 0-9 to add in as 100s of ns phase compensation. It is just a Magnitude value and has the same sign as the $\mu$ s. #### 3: Factory Calibration A value of 'A' (hex 41) causes the card to determine the delay from an IRIG-A AM source to a 1 PPS signal and save that value in EEPROM. Å value of 'B' (hex 42) causes the card to determine the delay from an IRIG-B AM source to a 1PPS signal and save that value in EEPROM. When either an 'A' or a 'B' is entered, the system responds by checking all input parameters for validity before setting the calibration. If an error is detected, an error message is reported: - 1. Source Error, a non-IRIG source was selected as the reference - 2. The selected source does not match the calibration character - 3. The event source was not selected to be external event - 4. The IRIG input was not valid. - 5. The phase compensation is not set to 0. - The time differential between the 1 PPS and the IRIG on-time mark was too large (45 µs for IRIG-B, 145 µs for IRIG-A). - 7. The 1 PPS on-time mark occurs after the IRIG on-time mark. If no errors are detected, the software sets the value at this location to 0x40 to indicate that a calibration is being performed. Once the calibration has been completed, the value is set to 0. ## 3.3.11 Rate Synthesizer Register The user can configure a Rate Synthesizer that will output a frequency from 1 to 1,000,000 PPS in 1 PPS increments. The Rate Synthesizer does not have a default output connector, but can be directed to either pin 6 of the 0-9 or to the Code Out BNC, or both, take using the Configuration #2 Register. The Rate bit of the Hardware Status Register (0xFE) indicates when a Rate Synthesizer pulse has occurred. The Rate Synthesizer signal may be configured to produce an interrupt to the PCI host processor on the rising edge at the output frequency (see location 0xF8). This register is used to set only the frequency. Run\Stop, on-time edge and output control are done in Configuration #2 Register. #### Rate Synthesizer Register | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|------------------------------------------------------------|------------| | 0x128 <sup>P</sup> | Rate Synthesizer Frequency (low byte) <sup>1</sup> | | | 0x129 | Rate Synthesizer Frequency (low middle byte) <sup>1</sup> | | | 0x12A | Rate Synthesizer Frequency (high middle byte) <sup>1</sup> | | | 0x12B | Rate Synthesizer Frequency (high byte) <sup>1</sup> | | | | | | Notes: P= PCI Quad Address (base address of four ascending contiguous bytes) 1: This value is an unsigned long integer. Resolution is 1 PPS, range is 1 to 1 MPPS ## 3.3.12 Configuration #2 Register Leap Second and other card control items are set with the registers at locations 0x12C through 0x12F. Leap Second correction is available in all modes except for GPS Synchronized Generator mode. When set, the unit will add an extra second at the end of the current UTC day. The bit will clear automatically after the leap second has occurred. If the sync source is IRIG, and the reference does not insert a leap second, the card will detect the discontinuity in time and remove the leap second shortly after UTC midnight. Note that the second added is second 60. When using Symmetricom's SDK and the TTPciPanel program, the Software Time Capture or Event Time Capture will display two consecutive second 59's when a leap second occurs. This is due to the limitations of some computer systems accepting second 60. The PCI card's IRIG output provides a 60<sup>th</sup> second. #### Configuration #2 Register | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|----------------------------------------------|------------| | 0x12C <sup>P</sup> | Miscellaneous Control <sup>1</sup> | | | 0x12D | Rate Synthesizer Control <sup>2</sup> | | | 0x12E | Event Time Capture Control <sup>3</sup> | | | 0x12F | Code Out (J1) BNC Source Select <sup>4</sup> | | Notes: P = PCI Quad Address (base address of four ascending contiguous bytes) #### 1: Miscellaneous Control - Bit 5: Restore factory defaults (from FLASH, self clears when finished) - Bit 4: Restore EEPROM values (self clears when finished) - Bit 3: Save Current setup (stores to EEPROM, self clears when finished) - Bit 2: Setting this bit saves the current DAC Setting (EEPROM, self clears when finished) - Bit 1: Use Time Quality bits from Input (affects Input Valid bit in Lock Status locations) - Bit 0: Setting this bit causes a leap second (second = 60) to follow 23:59:59 UTC Time #### 2: Rate Synthesizer Control - Bit 3: Synthesizer signal available on D9 pin-6 instead of Time Compare (1 = Synthesizer) - Bit 2: Synthesizer on-time Edge (0 = Falling, 1 = Rising) - Bit 1: Synthesizer Load (Setting this bit loads the Rate Synthesizer register value) - Bit 0: Synthesizer Output Enable (0 = Stop, 1= Run) #### 3: Event Time Capture Control Bits 1-0: Event Source 0x0: External Event 0x1: Rate Synthesizer 0x2: Rate Generator 0x3: Time Compare #### 4: Code Out BNC (J1) Source Select 0x0: IRIG-B AM 0x1: IRIG-B DC 0x2 Rate Generator 0x5: 1 PPS 0x3: Rate Synthesizer 0x4 Time Compare #### 3.3.13 Time Compare Register This register is used to set the time (or rate) that a time compare pulse is generated. When the time is equal to the value in the Time Compare registers, an active high, one ms pulse, is generated. The pulse can be directed to either pin 6 of the D9 or to the Code Out BNC, or both, using the Configuration #2 Register. Time Compare may be used to generate a PCI interrupt (see location 0xF8). The Time Compare bit at location 0xFE indicates when a Time Compare has occurred. Load the desired time of the time compare in the Time Compare Registers. The compare mask nibble is a hexadecimal number between 0x0 and 0xB. The compare mask limits the data used in the time compare operation. For example, if the mask is 0x0, all data (hundreds of days through microseconds) are compared. If the mask is a 0x1, then hundreds of days is ignored. Values from 0xC to 0xF disable Time Compare output. The compare mask can be used to output pulses at regular time intervals. For example, a mask value of 0xB causes a comparison of the microseconds through milliseconds data resulting in a pulse every ten milliseconds. | Time ( | Compare | Register | |--------|---------|----------| |--------|---------|----------| | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|---------------------------|-----------------------| | 0x138 <sup>P</sup> | Tens microseconds | Unit microseconds | | 0x139 | Unit milliseconds | Hundreds microseconds | | 0x13A | Hundreds milliseconds | Tens milliseconds | | 0x13B | Tens seconds | Unit seconds | | 0x13C <sup>P</sup> | Tens minutes | Unit minutes | | 0x13D | Tens hours | Unit hours | | 0x13E | Tens days | Unit days | | 0x13F | Compare Mask <sup>1</sup> | Hundreds days | Notes = Time Nibbles are BCD, mask nibble is bit field P = PCI Quad Address (base address of four ascending contiguous bytes) #### 1: Compare Mask - 0x0: Compare Hundreds Day through Unit microseconds (pulse every 1 year) - 0x1: Compare Tens Day through Unit microseconds (pulse every 100 days) - 0x2: Compare Unit Day through Unit microseconds (pulse every 10 days) - 0x3: Compare Tens Hour through Unit microseconds (pulse every 1 day) - 0x4: Compare Unit Hour through Unit microseconds (pulse every 10 hours) - 0x5: Compare Tens Minute through Unit microseconds (pulse every 1 hour) - 0x6: Compare Unit Minute through Unit microseconds (pulse every 10 minutes) - 0x7: Compare Tens Second through Unit microseconds (pulse every 1 minute) - 0x8: Compare Unit Second through Unit microseconds (pulse every 10 seconds) - 0x9: Compare Hundreds millisecond through Unit microseconds (pulse every 1 second) - 0xA: Compare Tens millisecond through Unit microseconds (pulse every 100 ms) - 0xB: Compare Unit millisecond through Unit microseconds (pulse every 10 ms) #### 3.3.14 Preset Time Register This register is used to set PCI card time in all modes. The locations shown in the table below are used to preset the time as allowed by operating modes. First, write packed BCD milliseconds through thousands of years into the Preset Time Registers, afterwards, set the Preset Time Ready bit of the Configuration Register, which will automatically clear once the preset time is loaded. #### **Preset Time Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|-----------------------|-------------------| | 0x158 <sup>P</sup> | Undefined | Undefined | | 0x159 | Unit milliseconds | Undefined | | 0x15A | Hundreds milliseconds | Tens milliseconds | | 0x15B | Tens seconds | Unit seconds | | 0x15C <sup>P</sup> | Tens minutes | Unit minutes | | 0x15D | Tens hours | Unit hours | | 0x15E | Tens days | Unit days | | 0x15F | Undefined | Hundreds days | | 0x160 <sup>P</sup> | Tens years | Unit years | | 0x161 | Thousands years | Hundreds years | | 0x162 | Undefined | Undefined | | 0x163 | Undefined | Undefined | | N. AWA DOD | | | Notes: Nibbles are BCD P = PCI Quad Address (base address of four ascending contiguous bytes) The time that is loaded depends on the mode: GPS Sync Gen: Years are used to establish the GPS Week Number Epoch. To set the GPS Week Number Epoch to 1 (the years 2000-2019), enter the year 2000. Note that the epoch will not be updated until the card is locked to GPS. IRIG Sync Gen: Years only PPS Sync Gen: Time from Years to Seconds Generator: Time from Years to Milliseconds The time from Years to Seconds is absolute and changes as indicated. The Milliseconds Preset Time is relative and adjusts the output on-time mark by the requested time. For example, if the milliseconds time is set to 103, the on-time mark will occur 103 ms later. ## 3.3.15 Preset Position Register (560-5908-U only) This register is used to set the GPS Antenna position prior to a fix being obtained. The GPS receiver will auto locate within 20 minutes whether or not this register is used (see Section 1.8). An entry in this register will only speed up the time fix by at most ten minutes. This register should be used carefully, because an invalid position entry may cause the receiver to not obtain any lock until power is cycled. If this register is used, the GPS Preset Position Ready bit in the Configuration #1 register must be set after the position is entered. #### **Preset Position Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | | |--------------------------------------------------------|---------------------------------------------|---------------------------------------------------------|--| | 0x164 <sup>P</sup> | Latitude Tens Degrees | Latitude Unit Degrees | | | 0x165 | 0 | Latitude Hundreds Degrees | | | 0x166 | Latitude Tens Minutes | Latitude Unit Minutes | | | 0x167 | Latitude North / South byte (ASCII 'N' 0x | 4E or 'S' 0x53) | | | 0x168 <sup>P</sup> | 0 | Latitude Tenths Seconds | | | 0x169 | Latitude Tens Seconds | Latitude Unit Seconds | | | 0x16A | Longitude Tens Degrees | Longitude Unit Degrees | | | 0x16B | 0 | Longitude Hundreds Degrees | | | 0x16C <sup>P</sup> | Longitude Tens Minutes | Longitude Unit Minutes | | | 0x16D | Longitude East / West byte (ASCII 'E' 0) | Longitude East / West byte (ASCII 'E' 0x45 or 'W' 0x57) | | | 0x16E | 0 | Longitude Tenths Seconds | | | 0x16F | Longitude Tens Seconds | Longitude Unit Seconds | | | 0x170 <sup>P</sup> | Altitude Tens Kilometers | Altitude Unit Kilometers | | | 0x171 | Altitude Sign byte (ASCII '-' 0x2D or '+' ( | Altitude Sign byte (ASCII '-' 0x2D or '+' 0x2B) | | | 0x172 | Altitude Unit Meters | Altitude Tenths Meters | | | 0x173 | Altitude Hundreds Meters | Altitude Tens Meters | | | Nation Desiring With London DOD, Clare but on any ACCU | | | | Notes: Position Nibbles are BCD, Sign bytes are ASCII P= PCI Quad Address (base address of four ascending contiguous bytes) ## 3.3.16 Event Time Capture Register This register is used to capture the time when an event occurs. The Event may be selected to be External, Time Compare, Rate Generator or Rate Synthesizer. The on-time edge of the event may also be selected (0x12E bit 2). When a capture is made, time from 100's of nanoseconds through years is saved and available to the host in packed BCD format. A flag in the Hardware Status Register (0xFE) sets when the Event Time is available. The time delay from the Event edge and the Event ready bit being set is a maximum of 150 ns. Only the oldest event time is stored and will not change regardless of another event occurring. To latch time for a new event. The Event Status flag at location 0xFE must be cleared by writing the Event Clear bit at location 0xF8. The Event can generate a PCI interrupt (see 0xF8). #### **Event Time Capture Register** | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|--------------------------|-----------------------| | 0x174 <sup>P</sup> | Tens microseconds | Unit microseconds | | 0x175 | Unit milliseconds | Hundreds microseconds | | 0x176 | Hundreds milliseconds | Tens milliseconds | | 0x177 | Tens seconds | Unit seconds | | 0x178 <sup>P</sup> | Tens minutes | Unit minutes | | 0x179 | Tens hours | Unit hours | | 0x17A | Tens days | Unit days | | 0x17B | Lock Status <sup>1</sup> | Hundreds days | | 0x17C <sup>P</sup> | Tens years | Unit years | | 0x17D | Thousands years | Hundreds years | | 0x17E | 100's of nanoseconds | Undefined | | 0x17F | Undefined | Undefined | Notes: Time and Position Nibbles are BCD, status nibbles are bits P= PCI Quad Address (base address of four ascending contiguous bytes) #### 1: Lock Status Bit 7: Undefined Bit 6: Phase Locked to Input Ref (0 = Not Locked, 1 = Locked. Indicates that the timing specification is met) Bit 5: Input Valid (0 = Not Valid, 1 = Valid. Indicates that time is obtained from reference and is correct.) Bit 4: GPS Lock (0 = Not Locked, 1 = Locked. Indicates all necessary GPS info has been obtained.) #### 3.3.17 Satellite Signal Strength Register (560-5908-U only) This register indicates the signal levels of the satellites being used in the timing solution. Signal strength is provided at locations 0x198 through 0x1AF. A maximum of six satellites are monitored and the information for each satellite is contained in four locations. The first location provides the satellite SV number; the last two locations contain the satellite signal strength. The satellites are in no particular order. Satellites in this register description are assigned alphabetic designations to indicate that there is no relationship between their relative position in the register and their SV Number. Before reading satellite data, the satellite update status (location 0x1B0) should be checked. If the location is non-zero, the satellite data should not be read. Following a read of the satellite data, location 0x1B0 should be checked again. If the location is non-zero, the satellite data should be discarded and read again when location 0x1B0 is zero. When the flag byte is set, it indicates that either the information is not available, or it is being updated. The signal level information is updated approximately every 10 seconds. Signal levels are normally positive. If it is zero, then that satellite has not yet been acquired, or is not currently being tracked. The signal level is a measure of the signal strength after correlation or de-spreading. A good signal level magnitude is five or more. #### Satellite Signal Strength Register | PCI Offset | Bits 7 – 4 | Bits 3 – 0 | |--------------------|----------------------------------|--------------------------------------| | 0x198 <sup>P</sup> | Tens SV Number, Satellite A | Unit SV Number, Satellite A | | 0x199 | Undefined | Undefined | | 0x19A | tenths signal level, Satellite A | hundredths signal level, Satellite A | | 0x19B | Tens signal level, Satellite A | Unit signal level, Satellite A | | 0x19C <sup>P</sup> | Tens SV Number, Satellite B | Unit SV Number, Satellite B | | 0x19D | Undefined | Undefined | | 0x19E | tenths signal level, Satellite B | hundredths signal level, Satellite B | | 0x19F | Tens signal level, Satellite B | Unit signal level, Satellite B | | 0x1A0 <sup>P</sup> | Tens SV Number, Satellite C | Unit SV Number, Satellite C | | 0x1A1 | Undefined | Undefined | | 0x1A2 | tenths signal level, Satellite C | hundredths signal level, Satellite C | | 0x1A3 | Tens signal level, Satellite C | Unit signal level, Satellite C | | 0x1A4 <sup>P</sup> | Tens SV Number, Satellite D | Unit SV Number, Satellite D | | 0x1A5 | Undefined | Undefined | | 0x1AA | tenths signal level, Satellite D | hundredths signal level, Satellite D | | 0x1A7 | Tens signal level, Satellite D | Unit signal level, Satellite D | | 0x1A8 <sup>P</sup> | Tens SV Number, Satellite E | Unit SV Number, Satellite E | #### Satellite Signal Strength Register | 0x1A9 | Undefined | Undefined | |--------------------|----------------------------------|--------------------------------------| | 0x1AA | tenths signal level, Satellite E | hundredths signal level, Satellite E | | 0x1AB | Tens signal level, Satellite E | Unit signal level, Satellite E | | 0x1AC <sup>P</sup> | Tens SV Number, Satellite F | Unit SV Number, Satellite F | | 0x1AD | Undefined | Undefined | | 0x1AE | tenths signal level, Satellite F | hundredths signal level, Satellite F | | 0x1AF | Tens signal level, Satellite F | Unit signal level, Satellite F | Notes: Satellite Number and signal strength nibbles are BCD P: PCI Quad Address (base address of four ascending contiguous bytes) ## 3.3.18 Satellite Signal Strength Update Status This register is used to indicate when satellite signal levels are static and can be read. ## Satellite Signal Strength Update Status | PCI Offset | Bits 7-4 | Bits 3-0 | |--------------------|---------------|---------------| | 0x1B0 <sup>P</sup> | Update Status | Update Status | | 0x1B1 | Undefined | Undefined | | 0x1B2 | Undefined | Undefined | | 0x1B3 | Undefined | Undefined | Notes: Satellite Number and signal strength nibbles are BCD P = PCI Quad Address (base address of four ascending contiguous bytes) When non-zero, satellite data is being updated and is not valid #### 3.3.19 IRIG AM AGC Delays This register reports the Factory Calibration values obtained for both IRIG-A and B AM delays. Values are the phase compensation applied to each code. This register is READ only. **IRIG AM AGC Delay** | PCI Offset | Bits 7 – 0 | |------------|------------------------------| | 0x1B4 | IRIG-B AM microseconds delay | | 0x1B5 | IRIG-B AM nanoseconds delay | | 0x1B6 | IRIG-A AM microseconds delay | | 0x1B7 | IRIG-A AM nanoseconds delay | <sup>1:</sup> Update Status Examples Operation ## 3.3.20 Software Version Register This register reports the PCI card software version. This register is READ only. #### **Software Version Register** | PCI Offset | Bits 7 – 0 | |------------|------------------------| | 0x1BC | Software Version Major | | 0x1BD | Software Version Minor | | 0x1BE | Software Version Test | | 0x1BF | Unused | ## 3.4 Examples # 3.4.1 #### Generator Mode ## Selecting the Mode First, select the Generator mode. To run this mode, write the value 0x00 to location 0x118. To stop the Time and Rate Generator outputs write the value 0x08 to location 0x118. ## Setting Time Write the current time from ms to year (in BCD) to the Preset Time Register locations 0x158 to 0x161. Set the preset time bit by (OR)ing the contents of location 0x118 with a 0x04. #### Status When in Generator mode, there is no status information available. If you have requested a preset time, read location 0x118. When the 0x04 bit is cleared, the time has been set to the time in the Preset Time Register. Check the Background Test bits located in the diagnostic register (0x11C) to find a background test error. #### Start/Stop The Generator accumulates time when the Generator Stop bit of the Configuration Register is clear. The Generator stops when this bit is set. This bit is valid only in Generator mode. #### Registers Used in Generator Mode Configuration Register #1: Location 0x118 Preset Time Register: Locations 0x158 to 0x161 Diagnostic Register: Location 0x11C Operation Examples ## 3.4.2 Synchronized Generator - IRIG AM This feature interprets the time by an input AM time code signal and steers the oscillator to the timing provided by that signal. The time provided by the time code is interpreted as UTC for use by the card. The supported time codes are given below. #### Procedure - 1. Connect the Input AM Signal to the time code BNC located on the PCI card panel. - 2. Select the specific AM time code to interpret. Write the value that corresponds to the desired time code to location 0x119. Use the following values: IRIG-B: 0 IRIG-A: 1 - 3. To select the Time Code Synchronized Generator mode, write 0x11 to location 0x118. - 4. To set the Year, write the current year in BCD to 0x160 (tens and unit) and 0x161 (thousands and hundreds). - 5. Set the preset time bit by (OR)ing the contents of location 0x118 with a 0x04. - 6. When Phase Lock is indicated, save the DAC setting (optional). Write 0x04 to location 0x12C. ## The EEPROM has limited write cycles (100,000) #### Status To verify the timing status, first write any value to location 0xFC, then check the two bits in the Lock Status nibble located at 0x105 of the Software Time Request Register. The two bits are: - Bit 5: Input Signal Valid. When set, three consecutive code frames have been detected and agree. - Bit 6: Phase Lock. When set, the output signal timing matches the input signal timing $\pm -3 \mu s$ . If the preset time has been requested, read 0x118. When the 0x04 bit is cleared, the PCI card time has been set to the time in the Preset Time Register. Check location 0x110C in the diagnostic register of the Background Test to determine any errors. Registers Used in Synchronized Generator mode (IRIG-AM) Configuration Register #1: Locations 0x118, 0x119 Preset Time Register (Year only): Locations 0x160, 0x161 Lock Status Register: Location 0x105 Configuration Register #2: Location 0x12C (Optional DAC save) Diagnostic Register: Location 0x11C Examples Operation #### 3.4.3 Synchronized Generator - IRIG DC This feature interprets the time by an input DC time code signal and steers the oscillator to the timing provided by that signal. Use this mode whenever the best available timing source is a DC time code signal. The time provided by the time code is interpreted as UTC for use by the card. The supported Timecodes are given below. To use RS-422 logic levels, input DC-shift code at pins 3(+) and 4(-) of the 9-pin connector. If it is desired to not use 120 ohm termination, remove the jumper on JP1. To use TTL logic levels, connect DC-shift time code to pin 3 of the 9-pin connector with jumper JP1 OFF. Connect amplitude-modulated time code at the rear panel BNC labeled "CODE IN". Match the impedance of the input code using JP2. #### Procedure - 1. Connect the input DC code to the D9 connector. If the input signal is RS-422 level, connect the positive to pin 3 and negative pin to 4. If the input signal is TTL level, connect the input signal to pin 3 and ground to pin 2. - 2. Select the specific DC time code to interpret. Write the value that corresponds to the desired time code to location 0x119. Use the following values: •IRIG-B 80 •IRIG-A 81 - 3. To select the Time Code Synchronized Generator mode, write 0x11 to location 0x118. - 4. To set the Year, write the current year in BCD to 0x160 (tens and unit) and 0x161 (thousands and hundreds). - 5. Set the preset time bit by (OR)ing the contents of location 0x118 with a 0x04. - 6. When Phase Lock is indicated, save the DAC setting (optional). Write 0x04 to location 0x12C. #### The EEPROM has limited write cycles (100,000) #### Status To check the timing status, first write any value to location 0xFC, then examine the two bits in the Lock Status nibble located at 0x105 of the Software Time Request Register. The two bits are: - Bit 5: Input Signal Valid. When set, three consecutive frames have been detected and agree. - Bit 6: Phase Lock. When set, the output signal timing matches the input signal timing $\pm 1$ $\pm$ If the preset time has been requested, read 0x118. When the 0x04 bit is cleared, the PCI card time has been set to the time in the Preset Time Register. Check location 0x110C in the diagnostic register of the Background Test to determine any errors. Operation Examples Registers Used in Synchronized Generator mode (IRIG DC) Configuration Register #1: Locations 0x118, 0x119 Preset Time Register (Year only): Locations 0x160, 0x161 Lock Status Register: Location 0x105 Configuration Register #2: Location 0x12C (Optional DAC save) Diagnostic Register: Location 0x11C ## 3.4.4 Synchronized Generator – 1 PPS This feature steers the oscillator to the timing provided by the rising edge of a 1 PPS input signal. When this mode is invoked, the card does not support use of an external event for event time capture. #### Procedure - 1. Connect the 1PPS input signal to the D9 connector, pin 1. - 2. Select 1PPS Synchronized Generator mode. Write the value 0x41 to location 0x118. - 3. To set the time, write locations 0x15B through 0x161. Set the preset time bit by (OR)ing the contents of location 0x118 with a 0x04. Time should be set on the next occurrence of the 1 PPS rising edge. - 4. When Phase Lock is indicated, save the DAC setting (optional). Write 0x04 to location 0x12C. ## Note that the EEPROM has limited write cycles (100,000). #### Status To verify the timing status, first write any value to location 0xFC, then check the two bits in the Lock Status nibble located at 0x105 of the Software Time Capture Register. The two bits are: - Bit 5: Input Signal Valid. When set, the GPS receiver time has been validated. - Bit 6: Phase Lock. When set, the output signal timing matches the input signal timing +/-1 microsecond. If the preset time has been requested, read 0x118. When the 0x04 bit is cleared, the PCI card time has been set to the time in the Preset Time Register. Check location 0x110C in the diagnostic register of the Background Test to determine any errors. Examples Operation Registers Used in Synchronized Generator mode (1 PPS) Configuration Register #1: Location 0x118 Preset Time Register (Seconds-Year): Locations 0x15B to 0x161 Lock Status: Location 0x105 Configuration Register #2: Locations 0x12C and 0x12E Diagnostic Register: Location 0x11C ## 3.4.5 Synchronized Generator – GPS (560-5908-U only) This mode steers and phase locks the on-board oscillator to the timing provided by a GPS receiver. The PCI card time is automatically set by the time provided by the GPS receiver. The 560-5908-U receives transmissions from the NAVSTAR Global Positioning Satellite system and derives time that is traceable to the National Institute of Standards and Technology (NIST). If the GPS receiver indicates that good time is available, the card transfers GPS time into the generator time registers. When the PCI card is within the timing specifications the Locked to GPS flag is set in the Time Register. With satellites visible, the card will normally lock within 10 minutes. The GPS Module assumes a moderate dynamic environment (LAND mode, velocity <120 knots). The fix mode is AUTO 2-D/3-D and is preferable for most land applications. #### Procedure - 1. Select GPS mode. Write 0x21 to location 0x118. - 2. When Phase Lock is indicated, save the DAC setting (optional). Write 0x04 to location 0x12C. #### Note that the EEPROM has limited write cycles (100,000). Once the GPS Lock is indicated, verify the year. If the reported year is incorrect, use the Preset Time Register (locations 0x160 and 0x161) to set the year. Set the preset time bit by (OR)ing the contents of location 0x118 with a 0x04. Note that the preset year defines the the GPS Week Number Epoch. #### Status Three bits are provided in the Lock Status nibble located at 0x105 of the Software Time Capture Register. The three bits are: - Bit 5: Input Signal Valid. When set, three consecutive PPS signals have been detected where the timing matches. - Bit 6: Phase Lock. When set, the PCI timing matches the GPS signal timing $+/1 \mu s$ . - Bit 7: GPS Lock. When set, the time includes leap second information and valid position. Two bits are provided in the Antenna status nibble (location 0xFE) of the Software Time Capture Register indicating antenna operating status. Operation Examples These are: Bit 4: Antenna Open. When '0', an antenna is not detected. Bit 5: Antenna Shorted: When '0', the antenna feedline is shorted. Satellite Signal Strength is provided at locations 0x198 through 0x1AF. A maximum of six satellites can be tracked, and the information for each satellite is contained in four locations. The first location provides the satellite SV number; the last two locations contain the satellite signal strength. Prior to reading the satellite data, the satellite update status (location 0x1B0) should be checked. If the location is non-zero, the satellite data should not be read. Following a read of the satellite data, location 0x1B0 should be checked again. If the location is non-zero, the satellite data should be discarded and read again when location 0x1B0 is zero. Antenna Position is provided at locations 0x108 - 0x11F. Antenna position can be read at any time. However, because updates can occur at any time, it is recommended that the position is read twice and verified. An example of an antenna position is provided, note that all values are BCD except for the direction bytes which are ASCII values indicating the direction. Registers Used in Synchronized Generator mode (GPS-PCI-2U) Configuration Register #1: Location 0x118 Preset Time Register (Year): Locations 0x160 and 0x161 Hardware Status Register: Location 0xFE Lock Status Register: Location 0x105 Diagnostic Register: Location 0x11C Antenna Position Register: Location 0x108 - 0x117 Satellite Signal Strength Register: Location 0x198 to 0x1AF Satellite Signal Status Register: Location 0x1B0 #### 3.4.6 Time Capture Time information and status are available via the PCI bus in three, 32-bit words. Each word contains packed-BCD time values. The user can capture the time in two different ways. The user may write to an address that latches the time in a set of registers. Alternately, an event (selectable to be external, rate generator, rate synthesizer or time compare) signal will latch the time in a different set of registers permitting time tagging of an event. The event can generate an interrupt to flag its occurrence and the time can then be read over the bus. Examples Operation #### Software Time Capture This feature provides the PCI card's time at the time of request. The time obtained is the reference time adjusted for any local offset settings (Time Zone). Writing to offset 0xFC will freeze the current time-of-day in the Software Time Registers. They contain packed BCD data, except for the Status bits. #### **Application** Read the software time to acquire the present time on the card. Note that the PCI card will capture the software time request at the time of arrival. The PCI card has a maximum 150 ns delay after the request before the time is available in the time registers. The PCI card has a Software Time Ready bit in the Hardware Status Register (location 0xFE) that may be used for handshake control for compatibility with existing applications. #### Procedure - 1. Freeze the time (Software Time Capture) by writing any value to location 0xFC - 2. Read the time - 3. Read locations 0xFC through 0x107 to obtain the time from 100's of nanoseconds through thousands of years. ## Event Time Capture This feature provides the PCI card's time at the time of the event. #### **Application** The PCI card will capture the event at the time of arrival. The PCI card has a maximum of 150 ns delay after the event before the time is available in the time registers. The PCI card has an Event bit in the Hardware Status Register (location 0xFE bit 0) that must be used for handshake control. #### Procedure - 1. Set the Event Time Capture Control register at location 0x12E for the desired event source. The event may be selected to be External, Rate Generator, Rate Synthesizer or Time Compare. - 2. Set the edge to be triggered on (rising or falling) using the Event Trigger Edge Control at location 0x12E. - 3. Wait for the Event Status bit, or have PCI interrupts enabled. Read location 0xFE, when bit 0 (0x01) is set, the time is ready to read. - 4. Read locations 0x174 through 0x17F to obtain the time from 100's of nanoseconds through thousands of years. - 5. Clear the Event Status Bit by reading location 0xF8 and ORing it with 0x01. Operation Examples #### **US Assistance Center** (United States and Canada, Latin America including Caribbean, Pacific Rim including Asia, Australia and New Zealand) Tel +1 888 367 7966 (+1 888 FOR SYMM) or +1 408 428 7907 (Worldwide) ## **Customer Service** For product quotes, service quotes, installations, order status and scheduling 7:00 am to 5:00 pm Pacific Time, Monday through Friday, excluding U.S. Holidays. ## **Technical Support** For technical support 24 hours a day, 7 days a week, every day of the year: support@symmetricom.com ## For Time Server Support support@ntp-systems.com #### **EMEA Assistance Center** (Europe, Middle East and Africa) Tel +44 (0) 1189 699 799 or +1 408 428 7907 (Worldwide) #### **Customer Service** For product quotes, service quotes, installations, order status and scheduling 8:00 am to 5:00 pm Greenwich Mean Time, Monday through Friday, excluding UK Holidays. ## **Technical Support** For technical support 24 hours a day, 7 days a week, every day of the year: emea\_support@symmetricom.com Customer Support ## Index ``` A Antenna lead-in cable 15 mast mounting 15 use of splitter 15 C Configuration 7 560-5907-U/08 13 PCI Header Region 25 PLX 9050 Local 26 Stored 7 D Down Converter 16 L LEDs 7 M Mode Select Generator Mode 3 GPS mode 3 real time clock 3 synchronized generator mode 3 Model 4 560-5908-U GPS-PCI-2U 4 0 Output 1 PPS 11 1PPS 6 AM Timecode 5 Amplitude Modulated Generator 11 DC Timecode Output 5 IRIG B DC 11 Rate Generator 5, 11 Rate Synthesizer 6, 12 Time Compare 11 Time Compare Pulse 6 ``` ## P PCI Card General Operation 23 Registers 25 ## R Registers 24 Antenna Position 30 Configuration#1 31 Configuration#2 36 Diagnostic 32 Event Time Capture 40 Hardware Control 27 Hardware Status 29 Phase Compensation and Factory 34 Preset Position (560-5908-U) 39 Preset Time 38 Rate Synthesizer 35 Satellite Signal Strength 41 Software Time Capture 28 Software Version 43 Time Compare 37 Time Zone Offset 33 ## S Satellite 15 Software 16 Synchronized Generator Modes 1 PPS 46 IRIG AM 44 IRIG DC 45 ## T Time Capturing Time 48 Event Time Capture 49 ## SYMMETRICOM TIMING TEST & MEASUREMENT 3750 Westwind Blvd. Santa Rosa, California 95403 USA tel: 707-528-1230 or 1-888-367-7966 fax: 707-527-6640 support@ntp-systems.com www.symmetricom.com For more information about the complete range of Quality Timing Products from the Symmetricom Group of Companies, call **1-888-367-7966** in the U.S and Canada. Or visit our site on the world wide web at <a href="http://www.symmetricom.com">http://www.symmetricom.com</a> for continuously updated product specifications, news and information. ## **Artisan Technology Group is your source for quality** new and certified-used/pre-owned equipment FAST SHIPPING AND DELIVERY TENS OF THOUSANDS OF **IN-STOCK ITEMS** EQUIPMENT DEMOS HUNDREDS OF SUPPORTED LEASING/MONTHLY SECURE ASSET SOLUTIONS Instra View REMOTE INSPECTION SERVICE CENTER REPAIRS Remotely inspect equipment before purchasing with our interactive website at www.instraview.com ↗ at our full-service, in-house repair center Experienced engineers and technicians on staff Contact us: (888) 88-SOURCE | sales@artisantg.com | www.artisantg.com Sell your excess, underutilized, and idle used equipment We also offer credit for buy-backs and trade-ins www.artisantg.com/WeBuyEquipment > WE BUY USED EQUIPMENT LOOKING FOR MORE INFORMATION? Visit us on the web at **www.artisantg.com** <sup>→</sup> for more information on price quotations, drivers, technical specifications, manuals, and documentation